X
Static Timing Analysis for Nanometer Designs: A
Static Timing Analysis for Nanometer Designs: A

Static Timing Analysis for Nanometer Designs: A Practical Approach

Product ID : 35522679
4.2 out of 5 stars


Galleon Product ID 35522679
Shipping Weight 2.29 lbs
I think this is wrong?
Model
Manufacturer Springer
Shipping Dimension 9.53 x 6.42 x 1.5 inches
I think this is wrong?
-
Save 21%
Before ₱ 22,638
17,840

*Price and Stocks may change without prior notice
*Packaging of actual item may differ from photo shown
  • Electrical items MAY be 110 volts.
  • 7 Day Return Policy
  • All products are genuine and original
  • Cash On Delivery/Cash Upon Pickup Available

Pay with

About Static Timing Analysis For Nanometer Designs: A

iming, timing, timing! That is the main concern of a digital designer charged with designing a semiconductor chip. What is it, how is it T described, and how does one verify it? The design team of a large digital design may spend months architecting and iterating the design to achieve the required timing target. Besides functional verification, the t- ing closure is the major milestone which dictates when a chip can be - leased to the semiconductor foundry for fabrication. This book addresses the timing verification using static timing analysis for nanometer designs. The book has originated from many years of our working in the area of timing verification for complex nanometer designs. We have come across many design engineers trying to learn the background and various aspects of static timing analysis. Unfortunately, there is no book currently ava- able that can be used by a working engineer to get acquainted with the - tails of static timing analysis. The chip designers lack a central reference for information on timing, that covers the basics to the advanced timing veri- cation procedures and techniques.